## WINSTAR Display

# **OLED SPECIFICATION**

Model No:

WEA002004C

## **General Specification**

| Item                 | Dimension                  | Unit |  |
|----------------------|----------------------------|------|--|
| Number of Characters | 20 characters x 4 Lines    | _    |  |
| Module dimension     | 92.0 x 31.5 x 5.96 Max.    | mm   |  |
| View area            | 72.42 x 22.82              | mm   |  |
| Active area          | 70.42 x 20.82              | mm   |  |
| Dot size             | 0.57 x 0.57                | mm   |  |
| Dot pitch            | 0.60 x 0.60                | mm   |  |
| Character size       | 2.97 x 4.77                | mm   |  |
| Character pitch      | haracter pitch 3.55 x 5.35 |      |  |
| LCD type             | OLED , Monochrome          |      |  |
| Duty                 | 1/32                       |      |  |
| IC                   | SSD1311                    |      |  |
| Interface            | 6800, 8080, SPI, I2C       |      |  |
| Size                 | 2.89 inch                  |      |  |

#### Contour Drawing & Block Diagram



The non-specified tolerance of dimension is  $\pm 0.3$  mm.

#### Interface Pin Function

| Pin No. | Symbol        | Pin Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|---------|---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1       | VSS           | Р        | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 2       | VDD           | Р        | Power supply and power supply for interface logic level.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 3       | REGVDD        | I        | This pin is pulled LOW, internal VDD regulator is disabled (Low voltage I/O application).                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 4       | D/C#          | I        | This pin is Data/Command control pin connecting to the MCU.  When the pin is pulled HIGH, the data at D[7:0] will be interpreted as data.  When the pin is pulled LOW, the data at D[7:0] will be transferred to a command register.  In I2C mode, this pin acts as SA0 for slave address selection.  When serial interface is selected, this pin must be connected to VSS.                                                                                                                                             |  |  |  |
| 5       | R/W#<br>(WR#) |          | This pin is read / write control input pin connecting to the MCU interface.  When 6800 interface mode is selected, this pin will be used as Read/Write (R/W#) selection input. Read mode will be carried out when this pin is pulled HIGH and write mode when LOW.  When 8080 interface mode is selected, this pin will be the Write (WR#) input. Data write operation is initiated when this pin is pulled LOW and the chip is selected.  When serial or I2C interface is selected, this pin must be connected to VSS. |  |  |  |
| 6       | E/RD#         | I        | This pin is MCU interface input. When 6800 interface mode is selected, this pin will be used as the Enable (E) signal. Read/write operation is initiated when this pin is pulled HIGH and the chip is selected. When 8080 interface mode is selected, this pin receives the Read (RD#) signal. Read operation is initiated when this pin is pulled LOW and the chip is selected. When serial or I2C interface is selected, this pin must be connected to VSS.                                                           |  |  |  |

| 7  | D0             |     | These pins are bi-directional data bus connecting to the                                                                                                                                                            |  |  |  |
|----|----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 8  | D1             |     | MCU data bus.                                                                                                                                                                                                       |  |  |  |
| 9  | D2             |     | Unused pins are recommended to tie LOW.                                                                                                                                                                             |  |  |  |
| 10 | D3             |     | When serial interface mode is selected, D0 will be the serial                                                                                                                                                       |  |  |  |
| 11 | D4             | I/O | clock input: SCLK; D1 will be the serial data input: SID and D2 will be the serial data output: SOD.                                                                                                                |  |  |  |
| 12 | D5             |     |                                                                                                                                                                                                                     |  |  |  |
| 13 | D6             |     | When I2C mode is selected, D2, D1 should be tied together and serve as SDAout, SDAin in application and D0 is the                                                                                                   |  |  |  |
| 14 | D7             |     | serial clock input, SCL.                                                                                                                                                                                            |  |  |  |
| 15 | CS#            | I   | This pin is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW (active LOW). In I2C mode, this pin must be connected to VSS.                        |  |  |  |
| 16 | RES#           | I   | This pin is reset signal input. When the pin is pulled LOW, initialization of the chip is executed. Keep this pin pull HIGH during normal operation.                                                                |  |  |  |
| 17 | BS0            |     | setting as described in the following table. BS2, BS1 and BS0 are pin select. Bus Interface selection  BS[2:0] Interface                                                                                            |  |  |  |
| 18 | BS1            | I   | 000         Serial Interface           001         Invalid           010         I <sup>2</sup> C           011         Invalid           100         8-bit 6800 parallel           101         4-bit 6800 parallel |  |  |  |
| 19 | BS2            | R   | Note (1) 0 is connected to VSS (2) 1 is connected to VDD                                                                                                                                                            |  |  |  |
| 20 | VSS<br>(FRGnd) | Р   | Ground                                                                                                                                                                                                              |  |  |  |

#### **Absolute Maximum Ratings**

| Item                     | Symbol  | Min  | Max | Unit | Notes |
|--------------------------|---------|------|-----|------|-------|
| Operating Temperature    | TOP     | -40  | +80 | °C   | ,     |
| Storage Temperature      | TST     | -40  | +85 | °C   | -     |
| Supply Voltage For Logic | VDD-VSS | -0.3 | 3.6 | V    | -     |

#### **Electrical Characteristics**

#### **DC Electrical Characteristics**

| Item                     | Symbol  | Condition    | Min     | Тур | Max     | Unit     |
|--------------------------|---------|--------------|---------|-----|---------|----------|
| Supply Voltage For Logic | VDD-VSS | -            | 2,8     | 3.0 | 3.3     | <b>V</b> |
| Input High Volt.         | VIH     | <del>-</del> | 0.8xVDD | _   | VDD     | V        |
| Input Low Volt.          | VIL     | O-Y          | GND     | _   | 0.2xVDD | V        |
| Output High Volt.        | VOH     | IOH=-0.5mA   | 0.8xVDD | _   | VDD     | V        |
| Output Low Volt.         | VOL     | IOL=0.5mA    | GND     | _   | 0.2xVDD | V        |
| Display 50% Pixel on     | IDD     | VDD=3V       | -       | 110 | 220     | mA       |