

**WINSTAR Display**

## **OLED SPECIFICATION**

Model No:

***WEN025664D***

## General Specification

| Item             | Dimension        | Unit |
|------------------|------------------|------|
| Dot Matrix       | 256 x 64 Dots    | —    |
| Module dimension | 147.0 × 59 × 2.5 | mm   |
| Active Area      | 135.65 x 33.89   | mm   |
| Pixel Size       | 0.50 x 0.50      | mm   |
| Pixel Pitch      | 0.53 x 0.53      | mm   |
| Display Mode     | Passive Matrix   |      |
| Display Color    | Monochrome       |      |
| Drive Duty       | 1/64 Duty        |      |
| Gray scale       | 4 bits           |      |
| IC               | SSD1322          |      |
| Interface        | 6800, 8080, SPI  |      |
| Size             | 5.5 inch         |      |

## Contour Drawing & Block Diagram



| PIN | SYMBOL    | PIN | SYMBOL |
|-----|-----------|-----|--------|
| 1   | VSS       | 13  | DB6    |
| 2   | VDD       | 14  | DB7    |
| 3   | NC        | 15  | NC     |
| 4   | D/C#      | 16  | RES#   |
| 5   | R/W#(WR#) | 17  | CS#    |
| 6   | E(/RD#)   | 18  | NC     |
| 7   | DB0       | 19  | BS1    |
| 8   | DB1       | 20  | BS0    |
| 9   | DB2       | 21  | NC     |
| 10  | DB3       | 22  | NC     |
| 11  | DB4       | 23  | NC     |
| 12  | DB5       | 24  | NC     |

The non-specified tolerance of dimension is  $\pm 0.3$  mm .

# Interface Pin Function

| Pin Number | Symbol                                                                                                       | I/O | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|--------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | <b>VSS</b>                                                                                                   | P   | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2          | <b>VDD</b>                                                                                                   | P   | <b>Power Supply for Core Logic Circuit</b><br>Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS                                                                                                                                                                                                                                                                                                                                                               |
| 3          | <b>N.C.</b>                                                                                                  | P   | <b>Reserved Pin</b><br>The N.C. pin between function pins are reserved for compatible and flexible design.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4          | <b>D/C#</b>                                                                                                  | I   | <b>Data/Command Control</b><br>This pin is Data/Command control pin connecting to the MCU.<br>When the pin is pulled HIGH, the content at D[7:0] will be interpreted as data.<br>When the pin is pulled LOW, the content at D[7:0] will be interpreted as command.                                                                                                                                                                                                                                                 |
| 5          | <b>R/W# (WR#)</b>                                                                                            | I   | <b>Read/Write Select or Write</b><br>This pin is MCU interface input. When interfacing to a 68XX-series microprocessor, this pin will be used as Read/Write (R/W#) selection input. Pull this pin to "High" for read mode and pull it to "Low" for write mode.<br>When 80XX interface mode is selected, this pin will be the Write (WR#) input. Data write operation is initiated when this pin is pulled low and the CS# is pulled low.<br>When serial mode is selected, this pin must be connected to VSS.       |
| 6          | <b>E(RD#)</b>                                                                                                | I   | <b>Read/Write Enable or Read</b><br>This pin is MCU interface input.<br>When interfacing to a 68XX-series microprocessor, this pin will be used as the Enable (E) signal. Read/write operation is initiated when this pin is pulled high and the CS# is pulled low.<br>When connecting to an 80XX-microprocessor, this pin receives the Read (RD#) signal. Data read operation is initiated when this pin is pulled low and CS# is pulled low.<br>When serial mode is selected, this pin must be connected to VSS. |
| 7~14       | <b>DB0</b><br><b>DB1</b><br><b>DB2</b><br><b>DB3</b><br><b>DB4</b><br><b>DB5</b><br><b>DB6</b><br><b>DB7</b> | I/O | <b>Host Data Input/Output Bus</b><br>These pins are 8-bit bi-directional data bus to be connected to the microprocessor's data bus.<br>When serial mode is selected, D1 will be the serial data input SDIN and D0 will be the serial clock input SCLK.                                                                                                                                                                                                                                                             |
| 15         | <b>NC</b>                                                                                                    | P   | <b>Reserved Pin</b><br>The N.C. pin between function pins are reserved for compatible and flexible design.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 16         | <b>RES#</b>                                                                                                  | I   | This pin is reset signal input.<br>When the pin is pulled LOW, initialization of the chip is executed.                                                                                                                                                                                                                                                                                                                                                                                                             |

|         |                         |   | Keep this pin pull HIGH during normal operation.                                                                                                                                                                                                                                                                                                                                                           |         |                         |    |            |    |            |    |                     |    |                     |
|---------|-------------------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------|----|------------|----|------------|----|---------------------|----|---------------------|
| 17      | <b>CS#</b>              | I | <b>Data/Command Control</b><br>This pin is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW.                                                                                                                                                                                                                                             |         |                         |    |            |    |            |    |                     |    |                     |
| 18      | <b>NC</b>               | P | <b>Reserved Pin</b><br>The N.C. pin between function pins are reserved for compatible and flexible design.                                                                                                                                                                                                                                                                                                 |         |                         |    |            |    |            |    |                     |    |                     |
| 19      | <b>BS1</b>              |   | Communicating Protocol Select<br>These pins are MCU interface selection input. See the following table:<br><table border="1"><thead><tr><th>BS[1:0]</th><th>Bus Interface Selection</th></tr></thead><tbody><tr><td>00</td><td>4 line SPI</td></tr><tr><td>01</td><td>3 line SPI</td></tr><tr><td>10</td><td>8-bit 8080 parallel</td></tr><tr><td>11</td><td>8-bit 6800 parallel</td></tr></tbody></table> | BS[1:0] | Bus Interface Selection | 00 | 4 line SPI | 01 | 3 line SPI | 10 | 8-bit 8080 parallel | 11 | 8-bit 6800 parallel |
| BS[1:0] | Bus Interface Selection |   |                                                                                                                                                                                                                                                                                                                                                                                                            |         |                         |    |            |    |            |    |                     |    |                     |
| 00      | 4 line SPI              |   |                                                                                                                                                                                                                                                                                                                                                                                                            |         |                         |    |            |    |            |    |                     |    |                     |
| 01      | 3 line SPI              |   |                                                                                                                                                                                                                                                                                                                                                                                                            |         |                         |    |            |    |            |    |                     |    |                     |
| 10      | 8-bit 8080 parallel     |   |                                                                                                                                                                                                                                                                                                                                                                                                            |         |                         |    |            |    |            |    |                     |    |                     |
| 11      | 8-bit 6800 parallel     |   |                                                                                                                                                                                                                                                                                                                                                                                                            |         |                         |    |            |    |            |    |                     |    |                     |
| 20      | <b>BS0</b>              | I | Note<br>(1) 0 is connected to VSS<br>(2) 1 is connected to VDD                                                                                                                                                                                                                                                                                                                                             |         |                         |    |            |    |            |    |                     |    |                     |
| 21      | <b>NC</b>               | — | No connection                                                                                                                                                                                                                                                                                                                                                                                              |         |                         |    |            |    |            |    |                     |    |                     |
| 22      | <b>NC</b>               | — | No connection                                                                                                                                                                                                                                                                                                                                                                                              |         |                         |    |            |    |            |    |                     |    |                     |
| 23      | <b>NC</b>               | — | No connection                                                                                                                                                                                                                                                                                                                                                                                              |         |                         |    |            |    |            |    |                     |    |                     |
| 24      | <b>NC</b>               | — | No connection                                                                                                                                                                                                                                                                                                                                                                                              |         |                         |    |            |    |            |    |                     |    |                     |

## Absolute Maximum Ratings

| Parameter                  | Symbol | Min  | Max | Unit |
|----------------------------|--------|------|-----|------|
| Supply Voltage for Display | VDD    | -0.3 | 4   | V    |
| Operating Temperature      | TOP    | -40  | 80  | °C   |
| Storage Temperature        | TSTG   | -40  | 85  | °C   |

## Electrical Characteristics

### DC Electrical Characteristics

| Item                     | Symbol | Condition  | Min              | Typ | Max              | Unit |
|--------------------------|--------|------------|------------------|-----|------------------|------|
| Supply Voltage for Logic | VDD    | —          | 2.8              | 3.0 | 3.3              | V    |
| High Level Input         | VIH    | —          | $0.8 \times VDD$ | —   | VDD              | V    |
| Low Level Input          | VIL    | —          | 0                | —   | $0.2 \times VDD$ | V    |
| High Level Output        | VOH    | —          | $0.9 \times VDD$ | —   | VDD              | V    |
| Low Level Output         | VOL    | —          | 0                | —   | $0.1 \times VDD$ | V    |
| Display 50% Pixel on     | IDD    | $VDD = 3V$ | —                | 240 | 400              | mA   |