# WINSTAR Display # **OLED SPECIFICATION** Model No: WEX025664B-CTP ## **General Specification** | Item | Dimension | Unit | | | | |------------------|--------------------|------|--|--|--| | Dot Matrix | 256 x 64 Dots | _ | | | | | Module dimension | 89.2 × 29.0 × 3.17 | mm | | | | | Active Area | 76.778×19.178 | mm | | | | | Pixel Size | 0.278×0.278 | mm | | | | | Pixel Pitch | 0.3×0.3 | mm | | | | | Display Mode | Passive Mat | rix | | | | | Display Color | Monochrome | | | | | | Drive Duty | 1/64 Duty | | | | | | Gray Scale | 4 bits | | | | | | OLED IC | SSD1322 (COF) | | | | | | OLED Interface | 6800, 8080, SPI | | | | | | Size | 3.12 inch | | | | | | CTP IC | FT6336U | | | | | | Detect Point | 1 | | | | | | CTP Interface | I2C | | | | | | Surface | Normal Glare | | | | | ## **Contour Drawing & Block Diagram** ## **Interface Pin Function** | No. | Symbol | Function | | | | | |------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1 | N.C. | Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. | | | | | | 2 | VSS | Ground. | | | | | | 3 | vcc | Power supply for panel driving voltage. This is also the most positive power voltage supply pin. | | | | | | 4 | VCOMH | COM signal deselected voltage level. A capacitor should be connected between this pin and VSS. | | | | | | 5 | VLSS | Analog system ground pin. | | | | | | 6~13 | D7~D0 | Host Data Input/Output Bus These pins are 8-bit bi-directional data bus to be connected to the microprocessor's data bus. When serial mode is selected, D1 will be the serial data input SDIN and D0 will be the serial clock input SCLK. | | | | | | 14 | E/RD# | Read/Write Enable or Read This pin is MCU interface input. When interfacing to a 68XX-series microprocessor, this pin will be used as the Enable (E) signal. Read/write operation is initiated when this pin is pulled high and the CS# is pulled low. When connecting to an 80XX-microprocessor, this pin receives the Read (RD#) signal. Data read operation is initiated when this pin is pulled low and CS# is pulled low. When serial mode is selected, this pin must be connected to VSS. | | | | | | 15 | R/W# | Read/Write Select or Write This pin is MCU interface input. When interfacing to a 68XX-series microprocessor, this pin will be used as Read/Write (R/W#) selection input. Pull this pin to "High" for read mode and pull it to "Low" for write mode. When 80XX interface mode is selected, this pin will be the Write (WR#) input, Data write operation is initiated when this pin is pulled low and the CS# is pulled low. When serial mode is selected, this pin must be connected to VSS. | | | | | | 16 | BS0 | These pins are MCU interface selection input. See the following table: BS[1:0] Bus Interface Selection | | | | | | 17 | BS1 | 01 3 line SPI 10 8-bit 8080 parallel 11 8-bit 6800 parallel Note (1) 0 is connected to VSS (2) 1 is connected to VDDIO | | | | | | Data/Command Control This pin is Data/Command control pin connecting to the MCU. When the pin is pulled HIGH, the content at D[7:0] will be interpreted as data. When the pin is pulled LOW, the content at D[7:0] will be interpreted as command. Data/Command Control This pin is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW. This pin is reset signal input. When the pin is pulled LOW, initialization of the chip is executed. Keep this pin pull HIGH during normal operation. This pin is No Connection pins. Nothing should be connected to this pin. This pin should be left open individually. Current Reference for Brightness Adjustment This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 10uA. Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. VDDIO Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply for Core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS VDD Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should be connected to VSS externally. | | | Data/Command Control | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|--------------------------------------------------------------------------| | D/C# When the pin is pulled HIGH, the content at D[7:0] will be interpreted as data. When the pin is pulled LOW, the content at D[7:0] will be interpreted as command. Data/Command Control This pin is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW. This pin is reset signal input. When the pin is pulled LOW, initialization of the chip is executed. Keep this pin pull HIGH during normal operation. This pin is No Connection pins. Nothing should be connected to this pin. This pin should be left open individually. Current Reference for Brightness Adjustment This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 10uA. Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply pin for core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS VDD VOID Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should be connected to VSS VLSS VLSS These are the analog ground pins. They should be connected to VSS | | | | | data. When the pin is pulled LOW, the content at D[7:0] will be interpreted as command. Data/Command Control This pin is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW. This pin is reset signal input. When the pin is pulled LOW, initialization of the chip is executed. Keep this pin pull HIGH during normal operation. This pin is No Connection pins. Nothing should be connected to this pin. This pin should be left open individually. Current Reference for Brightness Adjustment This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 10uA. Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply pin for core logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS VDD VOIT Devent Topic Circuit Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should be connected to VSS VLSS VLSS These are the analog ground pins. They should be connected to VSS | 40 | D/C# | i i | | command. Data/Command Control This pin is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW. This pin is reset signal input. When the pin is pulled LOW, initialization of the chip is executed. Keep this pin pull HIGH during normal operation. This pin is No Connection pins. Nothing should be connected to this pin. This pin should be left open individually. Current Reference for Brightness Adjustment This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 10uA. Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. VDDIO Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply for Core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS VCI Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | 18 D/C# | | · · · · · · · · · · · · · · · · · · · | | 19 CS# This pin is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW. This pin is reset signal input. When the pin is pulled LOW, initialization of the chip is executed. Keep this pin pull HIGH during normal operation. This pin is No Connection pins. Nothing should be connected to this pin. This pin should be left open individually. Current Reference for Brightness Adjustment This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 10uA. Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. VDDIO Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply for Core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS VCI Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | | | · · · · · · · · · · · · · · · · · · · | | This pin is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW. This pin is reset signal input. When the pin is pulled LOW, initialization of the chip is executed. Keep this pin pull HIGH during normal operation. This pin is No Connection pins. Nothing should be connected to this pin. This pin should be left open individually. Current Reference for Brightness Adjustment This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 10uA. Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. VDDIO Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply pin for core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS VCI Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | | | | | for MCU communication only when CS# is pulled LOW. This pin is reset signal input. When the pin is pulled LOW, initialization of the chip is executed. Keep this pin pull HIGH during normal operation. This pin is No Connection pins. Nothing should be connected to this pin. This pin should be left open individually. Current Reference for Brightness Adjustment This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 10uA. Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply for Core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS VDD Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | 40 | 004 | | | This pin is reset signal input. When the pin is pulled LOW, initialization of the chip is executed. Keep this pin pull HIGH during normal operation. FR This pin is No Connection pins. Nothing should be connected to this pin. This pin should be left open individually. Current Reference for Brightness Adjustment This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 10uA. Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply for Core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS VCI Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | 19 | C5# | , , , , , , , , , , , , , , , , , , , | | 20 RES# When the pin is pulled LOW, initialization of the chip is executed. Keep this pin pull HIGH during normal operation. 21 FR This pin is No Connection pins. Nothing should be connected to this pin. This pin should be left open individually. 22 IREF This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 10uA. 23 N.C. The N.C. pin between function pins are reserved for compatible and flexible design. 24 VDDIO Power Supply for I/O Pin It should be matched with the MCU interface voltage level. 25 VDD Power Supply for Core Logic Circuit 26 Power Supply for Operation VCI Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | | | | | This pin pull HIGH during normal operation. This pin is No Connection pins. Nothing should be connected to this pin. This pin should be left open individually. Current Reference for Brightness Adjustment This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 10uA. Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply for Core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS VCI Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | 20 | RES# | | | This pin should be left open individually. Current Reference for Brightness Adjustment This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 10uA. Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply for Core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS VCI Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | | | | | Inis pin should be left open individually. Current Reference for Brightness Adjustment This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 10uA. Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply for Core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS VDD Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. VSL When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | 21 | FD | This pin is No Connection pins. Nothing should be connected to this pin. | | This pin is segment current reference pin. A resistor should be connected between this pin and VSS. Set the current lower than 10uA. Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply for Core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS VCI Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | | ΓK | | | between this pin and VSS. Set the current lower than 10uA. Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply for Core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS VCI Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. VSL When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | | 10== | | | 23 N.C. Reserved Pin The N.C. pin between function pins are reserved for compatible and flexible design. 24 VDDIO Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply for Core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS 26 VCI Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. VSL When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | 22 | IKEF | | | <ul> <li>N.C. The N.C. pin between function pins are reserved for compatible and flexible design.</li> <li>VDDIO</li> <li>Power Supply for I/O Pin It should be matched with the MCU interface voltage level.</li> <li>Power Supply for Core Logic Circuit</li> <li>Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS</li> <li>VCI</li> <li>Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO.</li> <li>Voltage Output Low Level for SEG Signal <ul> <li>This is segment voltage reference pin.</li> <li>When external VSL is not used, this pin should be left open.</li> <li>When external VSL is used, this pin should connect with resistor and diode to ground.</li> </ul> </li> <li>VLSS</li> <li>These are the analog ground pins. They should be connected to VSS</li> </ul> | | | | | design. Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply for Core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | 23 | N C | | | 24 VDDIO Power Supply for I/O Pin It should be matched with the MCU interface voltage level. Power Supply for Core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS 26 VCI Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | 23 | 14.0. | · · · · · · · · · · · · · · · · · · · | | It should be matched with the MCU interface voltage level. Power Supply for Core Logic Circuit Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS VCI Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | 24 | VDDIO | | | Power supply pin for core logic operation. A capacitor is required to connect between this pin and VSS VCI Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. VSL When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | 24 | VDDIO | It should be matched with the MCU interface voltage level. | | between this pin and VSS VCI Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | | | | | VCI Power Supply for Operation VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | 25 | VDD | | | VCI must always be equal to or higher than VDD and VDDIO. Voltage Output Low Level for SEG Signal This is segment voltage reference pin. VSL When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | | | | | Voltage Output Low Level for SEG Signal This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | 26 | VCI | | | This is segment voltage reference pin. When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | | | | | VSL When external VSL is not used, this pin should be left open. When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | | | | | When external VSL is used, this pin should connect with resistor and diode to ground. Ground of Analog Circuit These are the analog ground pins. They should be connected to VSS | 27 | VSL | , | | Ground of Analog Circuit VLSS These are the analog ground pins. They should be connected to VSS | | | · · | | 28 VLSS These are the analog ground pins. They should be connected to VSS | | | | | | | \// 00 | | | externally. | 28 | VLSS | | | Power Supply for OLED Panel | | <b>A</b> | | | 29 VCC These are the most positive voltage supply pin of the chip. They must be | 29 | VCC | • • • | | connected to external source. | -3 | | , | | Reserved Pin | | | | | 30 N.C. The N.C. pin between function pins are reserved for compatible and flexible | <b>30</b> | N.C. | | | design. | | | design. | #### **CTP Pin Function** | 1 | GND | Ground. | |------|-----|--------------------------------| | 2 | VDD | Power Supply Voltage of CTP | | 3 | INT | External interrupt to the host | | 4 | SDA | I2C data input and output | | 5 | SCL | I2C clock input | | 6 | RST | External Reset, Low is active | | 7-10 | GND | Ground. | ## **Absolute Maximum Ratings** ### **Absolute Maximum Ratings** | Parameter | Symbol | Min | Max | Unit | |------------------------------|--------|------|------|------| | Supply Voltage for Operation | VCI | -0.3 | 4 | V | | Supply Voltage for Logic | VDD | -0.5 | 2.75 | V | | Supply Voltage for I/O Pins | VDDIO | -0.5 | VCI | V | | Supply Voltage for Display | VCC | -0.5 | 20 | V | | Operating Temperature | TOP | -20 | +70 | °C | | Storage Temperature | TSTG | -30 | +80 | °C | ### **Touch Panel Controller FT6336U** | Parameter | Symbol | Min | Max | Unit | |----------------------|--------|------|-----|------| | Power Supply Voltage | VDD | -0.3 | 3.6 | V | ## **Electrical Characteristics** #### **DC Electrical Characteristics** | Item | Symbol | Condition | Min | Тур | Max | Unit | |-----------------------------------|--------|------------|-----------|------|-----------|----------| | Supply Voltage for Operation | VCI | Note | 2.8 | 3.0 | 3.3 | <b>V</b> | | Supply Voltage for Display | VCC | _ | 14 | 14.5 | 15 | V | | Logic supply voltage | VDD | _ | 2.4 | | 2.6 | V | | Power for I/O pins | VDDIO | _ | 1.65 | | VCI | V | | High Level Input | VIH | _ | 0.8×VDDIO | _ | VDDIO | V | | Low Level Input | VIL | _ | 0 | _ | 0.2×VDDIO | V | | High Level Output | VOH | _ | 0.9×VDDIO | _ | VDDIO | V | | Low Level Output | VOL | _ | 0 | _ | 0.1×VDDIO | V | | 50% Check Board operating Current | | VCC =14.5V | _ | 32 | 48 | mA | ### 6.2 Touch Panel Controller FT6336U | Item | Symbol | Condition | Min | Тур | Max | Unit | |-------------------|--------|--------------|---------|-----|---------|------| | Supply Voltage | VDD | | 2.8 | 3.0 | 3.3 | V | | Input High Volt. | VIH | | 0.7xVDD | _ | VDD | V | | Input Low Volt. | VIL | | -0.3 | _ | 0.3xVDD | V | | Output High Volt. | VOH | Iон = -0.1mA | 0.7xVDD | _ | _ | V | | Output Low Volt. | VOL | Iон = 0.1mA | _ | _ | 0.3xVDD | V |